You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

129 lines
5.4 KiB

6 years ago
  1. # coreboot-x230
  2. pre-built coreboot images and documentation on how to flash them for the Thinkpad X230
  3. These images
  4. * include [SeaBIOS](https://seabios.org/SeaBIOS) as coreboot payload, for maximum compatibility.
  5. * are meant to be [flashed externally](#how-to-flash)
  6. * are compatible with Windows and Linux
  7. ## Latest build (config overview and version info)
  8. See our [releases](https://github.com/merge/coreboot-x230/releases)
  9. * Lenovo's proprietary VGA BIOS ROM is executed in "secure" mode
  10. ### Intel microcode
  11. * version [20180108](https://downloadcenter.intel.com/download/27431/Linux-Processor-Microcode-Data-File)
  12. * in 20180108, for the X230's CPU ID (306ax) the latest update is 2015-02-26
  13. * (not yet in coreboot upstream)
  14. ### SeaBIOS
  15. * version [1.11.0](https://seabios.org/Releases#SeaBIOS_1.11.0) from 2017-11-10
  16. * (in coreboot upstream)
  17. ## When do we do a release?
  18. Either when
  19. * There is a new SeaBIOS release,
  20. * There is a new Intel microcode release (included in coreboot AND affecting our CPU ID),
  21. * There is a coreboot issue that affects us (unlikely), or
  22. * We need to change the config
  23. ## TL;DR
  24. Download a released image, connect your hardware SPI flasher to the "upper"
  25. 4MB chip in your X230, and do
  26. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -w x230_coreboot_seabios_example_top.rom
  27. ## Flashing for the first time
  28. ### EC firmware
  29. Enter Lenovo's BIOS with __F1__ and check the embedded controller (EC) version to be
  30. __1.14__ and upgrade using [the latest bootable CD](https://support.lenovo.com/at/en/downloads/ds029188)
  31. if it isn't. The EC cannot be upgraded when coreboot is installed. (In case a newer
  32. version should ever be available (I doubt it), you could temporarily flash back your
  33. original Lenovo BIOS image)
  34. ### me_cleaner
  35. The Intel Management Engine resides on the 8MB chip. We don't need to touch it
  36. for coreboot-upgrades in the future, but while opening up the Thinkpad anyways,
  37. we can save it and run [ifdtool](https://github.com/coreboot/coreboot/tree/master/util/ifdtool)
  38. and [me_cleaner](https://github.com/corna/me_cleaner) on it:
  39. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -r ifdmegbe.rom
  40. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -r ifdmegbe2.rom
  41. diff ifdmegbe.rom ifdmegbe2.rom
  42. git clone https://github.com/corna/me_cleaner.git && cd me_cleaner
  43. ./me_cleaner.py -O ifdmegbe_meclean.rom ifdmegbe.rom
  44. ifdtool -u ifdmegbe_meclean.rom
  45. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -w ifdmegbe_meclean.rom.new
  46. ### save the 4MB chip
  47. (internally, memory of the two chips is mapped together, the 8MB being the lower
  48. part, but we can essientially ignore that)
  49. For the first time, we have to save the original image, just like we did with
  50. the 8MB chip above:
  51. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -r top1.rom
  52. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -r top2.rom
  53. diff top1.rom top2.rom
  54. ## Flashing the coreboot / SeaBIOS image
  55. When __upgrading__ to a new version, for example when a new [SeaBIOS](https://seabios.org/Releases)
  56. version is available, only this has to be done.
  57. Download the latest release image we provide here and flash it:
  58. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -w x230_coreboot_seabios_example_top.rom
  59. ## How to flash
  60. We flash externally, using a "Pomona 5250 8-pin SOIC test clip". You'll find
  61. one easily.
  62. We connect it to a Raspberry Pi 3, running [Raspbian](https://www.raspberrypi.org/downloads/raspbian/)
  63. and the following setup
  64. * [Serial connection](https://elinux.org/RPi_Serial_Connection) using a "USB to Serial" Adapter and picocom or minicom
  65. * in the SD Cards's `/boot/config.txt` file `enable_uart=1` and `dtparam=spi=on`
  66. * [For flashrom](https://www.flashrom.org/RaspberryPi) we put `spi_bcm2835` and `spidev` in /etc/modules
  67. * [Connect to a wifi](https://www.raspberrypi.org/documentation/configuration/wireless/wireless-cli.md) or to network over ethernet.
  68. * install `flashrom`
  69. * connect the Clip to the Raspberry Pi 3:
  70. Edge of pi (furthest from you)
  71. L CS
  72. E |
  73. F +---------------------------------------------------------------------------------+
  74. T | x x x x x x x x x x x x x x x x x x x x |
  75. | x x x x x x x x x x x x x x x x x x x x |
  76. E +----------------------------------^---^---^---^-------------------------------^--+
  77. D | | | | |
  78. G 3.3V MOSIMISO| GND
  79. E (VCC) CLK
  80. Body of Pi (closest to you)
  81. and to your X230:
  82. Screen (furthest from you)
  83. __
  84. MOSI 5 --| |-- 4 GND
  85. CLK 6 --| |-- 3 N/C
  86. N/C 7 --| |-- 2 MISO
  87. VCC 8 --|__|-- 1 CS
  88. Edge (closest to you)
  89. Now you should be able to run the above mentioned `flashrom` commands.
  90. ## How we build
  91. Everything necessary to build coreboot is included in this project and building
  92. coreboot is not hard at all. Please refer to [coreboot's own documentation](https://www.coreboot.org/Build_HOWTO).
  93. When building, testing and doing a release here, we always try to upload our
  94. result to coreboot's [board status project](https://www.coreboot.org/Supported_Motherboards).