You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

112 lines
4.9 KiB

6 years ago
  1. # coreboot-x230
  2. pre-built coreboot images and documentation on how to flash them for the Thinkpad X230
  3. These images:
  4. * only support Intel(R) Core(TM) i5-3320M CPU @ 2.60GHz
  5. * include Lenovo's proprietary VGA BIOS ROM. (if it might not be needed anymore, I'm happy for hints)
  6. * include Intel's proprietary microcode update binary.
  7. * include [SeaBIOS](https://seabios.org/SeaBIOS) as coreboot payload, for maximum compatibility.
  8. * are meant to be [flashed externally](#how-to-flash)
  9. * are compatible with Windows and Linux
  10. ## Latest build
  11. See our [releases](https://github.com/merge/coreboot-x230/releases)
  12. ### Intel microcode version from 2018-01-08
  13. * [20180108](https://downloadmirror.intel.com/27431/eng/microcode-20180108.tgz) (md5 871df55f0ab010ee384dabfc424f2c12)
  14. * 06-3a-09 for Intel(R) Core(TM) i5-3320M CPU @ 2.60GHz
  15. ### SeaBIOS version from 2017-11-10
  16. * [1.11.0](https://seabios.org/Releases#SeaBIOS_1.11.0)
  17. ## Flashing for the first time
  18. ### EC firmware
  19. Enter Lenovo's BIOS with __F1__ and check the embedded controller (EC) version to be
  20. __1.14__ and upgrade using [the latest bootable CD](https://support.lenovo.com/at/en/downloads/ds029188)
  21. if it isn't. The EC cannot be upgraded when coreboot is installed. (In case a newer
  22. version should ever be available (I doubt it), you could temporarily flash back your
  23. original Lenovo BIOS image)
  24. ### me_cleaner
  25. The Intel Management Engine resides on the 8MB chip. We don't need to touch it
  26. for coreboot-upgrades in the future, but while opening up the Thinkpad anyways,
  27. we can save it and run [ifdtool](https://github.com/coreboot/coreboot/tree/master/util/ifdtool)
  28. and [me_cleaner](https://github.com/corna/me_cleaner) on it:
  29. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -r ifdmegbe.rom
  30. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -r ifdmegbe2.rom
  31. diff ifdmegbe.rom ifdmegbe2.rom
  32. git clone https://github.com/corna/me_cleaner.git && cd me_cleaner
  33. ./me_cleaner.py -O ifdmegbe_meclean.rom ifdmegbe.rom
  34. ifdtool -u ifdmegbe_meclean.rom
  35. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -w ifdmegbe_meclean.rom.new
  36. ### save the 4MB chip
  37. (internally, memory of the two chips is mapped together, the 8MB being the lower
  38. part, but we can essientially ignore that)
  39. For the first time, we have to save the original image, just like we did with
  40. the 8MB chip above:
  41. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -r top1.rom
  42. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -r top2.rom
  43. diff top1.rom top2.rom
  44. ## Flashing the coreboot / SeaBIOS image
  45. When __upgrading__ to a new version, for example when a new [SeaBIOS](https://seabios.org/Releases)
  46. version is available, only this has to be done.
  47. Download the latest release image we provide here and flash it:
  48. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -w x230_coreboot_seabios_example_top.rom
  49. ## How to flash
  50. We flash externally, using a "Pomona 5250 8-pin SOIC test clip". You'll find
  51. one easily.
  52. We connect it to a Raspberry Pi 3, running [Raspbian](https://www.raspberrypi.org/downloads/raspbian/)
  53. and the following setup
  54. * in the SD Cards's `/boot/config.txt` file `enable_uart=1` and `dtparam=spi=on`
  55. * [For flashrom](https://www.flashrom.org/RaspberryPi) we put `spi_bcm2835` and `spidev` in /etc/modules
  56. * [Connect to a wifi](https://www.raspberrypi.org/documentation/configuration/wireless/wireless-cli.md)
  57. * install `flashrom`
  58. * connect the Clip to the Raspberry Pi 3:
  59. Edge of pi (furthest from you)
  60. L CS
  61. E |
  62. F +---------------------------------------------------------------------------------+
  63. T | x x x x x x x x x x x x x x x x x x x x |
  64. | x x x x x x x x x x x x x x x x x x x x |
  65. E +----------------------------------^---^---^---^-------------------------------^--+
  66. D | | | | |
  67. G 3.3V MOSIMISO| GND
  68. E (VCC) CLK
  69. Body of Pi (closest to you)
  70. and you X230:
  71. Screen (furthest from you)
  72. __
  73. MOSI 5 --| |-- 4 GND
  74. CLK 6 --| |-- 3 N/C
  75. N/C 7 --| |-- 2 MISO
  76. VCC 8 --|__|-- 1 CS
  77. Edge (closest to you)
  78. Now you should be able to run the above mentioned `flashrom` commands.
  79. ## How we build
  80. Everything necessary to build coreboot is included in this project and building
  81. coreboot is not hard at all. Please refer to [coreboot's own documentation](https://www.coreboot.org/Build_HOWTO).
  82. When building, testing and doing a release here, we always try to upload our
  83. result to coreboot's [board status project](https://www.coreboot.org/Supported_Motherboards).