You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

277 lines
12 KiB

6 years ago
  1. # Skulls - [Thinkpad X230](https://pcsupport.lenovo.com/en/products/laptops-and-netbooks/thinkpad-x-series-laptops/thinkpad-x230).
  2. ![seabios_bootmenu](front.jpg)
  3. ## Latest release (config overview and version info)
  4. * Get it from our [release page](https://github.com/merge/coreboot-x230/releases)
  5. * The only proprietary binary, the VGA BIOS is executed in "secure" mode ([PCI_OPTION_ROM_RUN_YABEL](https://www.coreboot.org/Coreboot_Options))
  6. ### coreboot
  7. * We simply take coreboot's current state in it's master branch at the time we build a release image.
  8. That's the preferred way to use coreboot. The git revision we use is always included in the release.
  9. ### Intel microcode
  10. * revision `1f` from 2018-02-07 see package [20180312](https://downloadcenter.intel.com/download/27591) under [Intel's license](LICENSE.microcode)
  11. ### SeaBIOS
  12. * version [1.11.1](https://seabios.org/Releases) from 2018-03-19
  13. ## table of contents
  14. * [TL;DR](#tl-dr)
  15. * [Flashing for the first time](#flashing-for-the-first-time)
  16. * [How to flash](#how-to-flash)
  17. * [Why does this work](#why-does-this-work)
  18. ## TL;DR
  19. For first-time flashing, remove the keyboard and palmrest, and (using a
  20. Raspberry Pi with a SPI 8-pin chip clip connected), run
  21. `flashrom_rpi_bottom_unlock.sh` on the lower chip
  22. and `flashrom_rpi_top_write.sh` on the top chip of the two.
  23. For updating later, run `prepare_internal_flashing.sh`. No need to disassemble.
  24. And always use the latest [released](https://github.com/merge/coreboot-x230/releases)
  25. package. This will be tested. The git master
  26. branch is _not_ meant to be stable. Use it for testing only.
  27. ## Flashing for the first time
  28. * Especially for the first time, you must flash externally. See below for the details
  29. for using a Rapberry Pi, for example.
  30. * Make sure you have RAM that uses 1,5V, not 1,35V. Check the specification of
  31. your RAM module(s).
  32. ### original update / EC firmware (optional)
  33. Before flashing coreboot, consider doing one original Lenovo upgrade process
  34. in case you're not running the latest version. This is not supported anymore,
  35. once you're running coreboot (You'd have to manually flash back your backup
  36. images first, see later chapters).
  37. Also, this updates the BIOS _and_ Embedded Controller (EC) firmware. The EC
  38. is not updated anymore, when running coreboot. The latest EC version is 1.14
  39. and that's unlikely to change.
  40. In case you're not running the latest BIOS version, either
  41. * use [the latest original CD](https://support.lenovo.com/at/en/downloads/ds029188) and burn it, or
  42. * use the same, only with a patched EC firmware that allows using any battery:
  43. #### Disable the battery validation check
  44. By default, only original Lenovo batteries are allowed.
  45. Thanks to [this](http://zmatt.net/unlocking-my-lenovo-laptop-part-3/)
  46. [project](https://github.com/eigenmatt/mec-tools) we can use Lenovo's bootable
  47. upgrade image, change it and create a bootable _USB_ image, with an EC update
  48. that allows us to use any 3rd party aftermarket battery:
  49. sudo apt-get install build-essential git mtools libssl-dev
  50. git clone https://github.com/hamishcoleman/thinkpad-ec && cd thinkpad-ec
  51. make patch_disable_keyboard clean
  52. make patch_enable_battery clean
  53. make patched.x230.img
  54. That's it. You can create a bootable USB stick: `sudo dd if=patched.x230.img of=/dev/sdx`
  55. and boot from it. Alternatively, burn `patched.x230.iso` to a CD. And make sure
  56. you have "legacy" boot set, not "UEFI" boot.
  57. ### required hardware
  58. * An 8 Pin SOIC Clip, for example from
  59. [Pomona electronics](https://www.pomonaelectronics.com/products/test-clips/soic-clip-8-pin)
  60. or alternatively hooks, for example from
  61. [E-Z-Hook](http://catalog.e-z-hook.com/viewitems/test-hooks/e-z-micro-hooks-single-hook-style)
  62. * 6 [female](https://electronics.stackexchange.com/questions/37783/how-can-i-create-a-female-jumper-wire-connector)
  63. [jumper wires](https://en.wikipedia.org/wiki/Jump_wire) to connect the clip to
  64. a hardware flasher
  65. * a hardware flasher
  66. [supported by flashrom](https://www.flashrom.org/Flashrom/0.9.9/Supported_Hardware#USB_Devices)
  67. but we currently only support using a Raspberry Pi
  68. ### flashrom chip config
  69. We (or our scripts) use [flashrom](https://flashrom.org/) for flashing. Run
  70. `flashrom -p <your_hardware>` (for [example](#how-to-flash)
  71. `flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128` for the
  72. Raspberry Pi) to let flashrom detect the chip.
  73. It will probably list a few you need to choose from when flashing
  74. (by adding `-c <chipname>`). Please review the chip model for your device.
  75. In case you are unsure what to specify, here's some examples we find out there:
  76. #### 4MB chip
  77. * `MX25L3206E` seems to mostly be in use
  78. #### 8MB chip
  79. * `MX25L6406E/MX25L6408E` is used in [this guide](https://github.com/mfc/flashing-docs/blob/master/walkthrough%20for%20flashing%20heads%20on%20an%20x230.md#neutering-me)
  80. * `MX25L3206E/MX25L3208E` is seen working with various X230 models.
  81. * `EN25QH64` is used sometimes
  82. ### ifd unlock and me_cleaner: the 8MB chip
  83. The Intel Management Engine resides on the 8MB chip (at the bottom, closer to
  84. you). We don't need to touch it
  85. for coreboot-upgrades in the future, but to enable internal flashing, we need
  86. to unlock it once.
  87. We run [ifdtool](https://github.com/coreboot/coreboot/tree/master/util/ifdtool)
  88. and, while we are at it, [me_cleaner](https://github.com/corna/me_cleaner) on it:
  89. We support using a RPi, see below for the connection details.
  90. Move the release-tarball to the RPi (USB Stick or however) and unpack it
  91. (to the current directory and change into it):
  92. mkdir tarball_extracted
  93. tar -xf <tarball>.tar.xz -C tarball_extracted
  94. cd tarball_extracted
  95. And finally unlock the 8M chip by using the included script (be patient). Again,
  96. this doesn't replace much; it reads the original, unlocks and flashes back:
  97. sudo ./flashrom_rpi_bottom_unlock.sh -m -c <chipname> -k <backup.bin>
  98. That's it. Keep the backup safe.
  99. #### background (just so you know)
  100. * The `-m` option above also runs `me_cleaner -S` before flashing back.
  101. * The `-l` option will (re-)lock your flash ROM, in case you want to force
  102. yourself (and others) to hardware-flashing externally.
  103. * If you don't use a RPi, change the flashrom programmer to your needs.This
  104. is roughly what's going on:
  105. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L6406E/MX25L6408E" -r ifdmegbe.rom
  106. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L6406E/MX25L6408E" -r ifdmegbe2.rom
  107. diff ifdmegbe.rom ifdmegbe2.rom
  108. git clone https://github.com/corna/me_cleaner.git && cd me_cleaner
  109. ./me_cleaner.py -S -O ifdmegbe_meclean.rom ifdmegbe.rom
  110. ifdtool -u ifdmegbe_meclean.rom
  111. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L6406E/MX25L6408E" -w ifdmegbe_meclean.rom.new
  112. ### BIOS: the 4MB chip
  113. (internally, memory of the two chips is mapped together, the 8MB being the lower
  114. part, but we can essientially ignore that). Again, using a RPi is supported
  115. here. We assume you have the unpacked release tarball ready, see above. Use
  116. the following included script:
  117. sudo ./flashrom_rpi_top_write.sh -i x230_coreboot_seabios_<hash>_top.rom -c <chipname> -k <backup>
  118. That's it. Keep the backup safe.
  119. ## How to flash
  120. When __upgrading__ to a new release, only the "upper" 4MB chip has to be written
  121. and any of the following examples are possible. Otherwise you cannot use
  122. "internal" flashing and please read
  123. [flashing for the first time](#flashing-for-the-first-time).
  124. ### Example: internal
  125. * Only for _updating_! You have to have your 8MB chip flashed externally using
  126. our `flashrom_rpi_bottom_unlock.sh` script (`ifdtool -u`) before this, once
  127. * very convenient: just install flashrom on your X230 but according to the
  128. [flashrom manpage](https://manpages.debian.org/stretch/flashrom/flashrom.8.en.html)
  129. this is very dangerous!
  130. * Boot Linux with the `iomem=relaxed` boot parameter (for example set in /etc/default/grub)
  131. * download the latest release tarball (4MB "top" BIOS image is included) and extract it
  132. * run `prepare_internal_flashing.sh` for generating all necessary files and instructions
  133. ### Example: Raspberry Pi 3
  134. Here you'll flash externally, using a "Pomona 5250 8-pin SOIC test clip". You'll find
  135. one easily. Remove the 7 screws to remove the keyboard (by pushing it towards the
  136. screen before lifting) and the palmrest. You'll find the chips using the photo
  137. below. This is how the SPI connection looks on both chips:
  138. Screen (furthest from you)
  139. __
  140. MOSI 5 --| |-- 4 GND
  141. CLK 6 --| |-- 3 N/C
  142. N/C 7 --| |-- 2 MISO
  143. VCC 8 --|__|-- 1 CS
  144. Edge (closest to you)
  145. We run [Raspbian](https://www.raspberrypi.org/downloads/raspbian/)
  146. and have the following setup
  147. * [Serial connection](https://elinux.org/RPi_Serial_Connection) using a
  148. "USB to Serial" UART Adapter and picocom or minicom (yes, in this case you
  149. need a second PC connected to the RPi over UART)
  150. * in the SD Cards's `/boot/config.txt` file `enable_uart=1` and `dtparam=spi=on`
  151. * [For flashrom](https://www.flashrom.org/RaspberryPi) we put `spi_bcm2835`
  152. and `spidev` in /etc/modules
  153. * [Connect to a wifi](https://www.raspberrypi.org/documentation/configuration/wireless/wireless-cli.md)
  154. or ethernet to `sudo apt-get install flashrom`
  155. * connect the Clip to the Raspberry Pi 3 (there are
  156. [prettier images](https://github.com/splitbrain/rpibplusleaf) too:
  157. Edge of pi (furthest from you)
  158. (UART)
  159. L GND TX RX CS
  160. E | | | |
  161. F +---------------------------------------------------------------------------------+
  162. T | x x x x x x x x x x x x x x x x x x x x |
  163. | x x x x x x x x x x x x x x x x x x x x |
  164. E +----------------------------------^---^---^---^-------------------------------^--+
  165. D | | | | |
  166. G 3.3V MOSIMISO| GND
  167. E (VCC) CLK
  168. Body of Pi (closest to you)
  169. Now copy our release tarball over to the Rasperry Pi.
  170. One way to copy, is convertig it to ascii using
  171. `uuencode` (part of Debian's sharutils package) described below. This is a
  172. direct, shady and slow way to transfer a file. Use a USB
  173. Stick or scp instead. :) (but you need even more hardware or a network).
  174. (convert)
  175. host$ uuencode <tarball> <tarball>.ascii > <tarball>.ascii
  176. (transfer)
  177. rpi$ cat > <tarball>.ascii
  178. host$ pv <tarball>.ascii > /dev/ttyUSBX
  179. (wait)
  180. rpi$ (CTRL-D)
  181. (convert back)
  182. rpi$ uudecode -o <tarball> <tarball>.ascii
  183. (verify)
  184. host$ sha1sum <tarball>
  185. rpi$ sha1sum <tarball>
  186. Unpack it:
  187. mkdir tarball_extracted
  188. tar -xf <tarball> -C tarball_extracted
  189. cd tarball_extracted
  190. ![Raspberry Pi at work](rpi_clip.jpg)
  191. Connect the SPI clip to the "top" chip, and run:
  192. sudo ./flashrom_rpi_top_write.sh -i x230_coreboot_seabios_<hash>_top.rom -c <chipname>
  193. That's it.
  194. #### background (just so you know)
  195. * Connecting an ethernet cable as a power-source for SPI (instead of the VCC pin)
  196. is not necessary (some other flashing how-to guides mention this).
  197. Setting a fixed (and low) SPI speed for flashrom offeres the same stability.
  198. Our scripts do this for you.
  199. ## Why does this work?
  200. On the X230, there are 2 physical "BIOS" chips. The "upper" 4MB
  201. one holds the actual bios we can generate using coreboot, and the "lower" 8MB
  202. one holds the rest that you can [modify yourself once](#flashing-for-the-first-time),
  203. if you like, but strictly speaking, you
  204. [don't need to touch it at all](https://www.coreboot.org/Board:lenovo/x230#Building_Firmware).
  205. What's this "rest"?
  206. Mainly a tiny binary used by the Ethernet card and the Intel Management Engine.