You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

111 lines
4.8 KiB

7 years ago
  1. # coreboot-x230
  2. pre-built coreboot images and documentation on how to flash them for the Thinkpad X230
  3. These images:
  4. * only support Intel(R) Core(TM) i5-3320M CPU @ 2.60GHz
  5. * include Lenovo's proprietary VGA BIOS ROM. (if it might not be needed anymore, I'm happy for hints)
  6. * include Intel's proprietary microcode update binary.
  7. * include [SeaBIOS](https://seabios.org/SeaBIOS) as coreboot payload, for maximum compatibility.
  8. * are meant to be [flashed externally](#how-to-flash)
  9. ## Latest build
  10. See our [releases](https://github.com/merge/coreboot-x230/releases)
  11. ### Intel microcode version from 2018-01-08
  12. * [20180108](https://downloadmirror.intel.com/27431/eng/microcode-20180108.tgz) (md5 871df55f0ab010ee384dabfc424f2c12)
  13. * 06-3a-09 for Intel(R) Core(TM) i5-3320M CPU @ 2.60GHz
  14. ### SeaBIOS version from 2017-11-10
  15. * [1.11.0](https://seabios.org/Releases#SeaBIOS_1.11.0)
  16. ## Flashing for the first time
  17. ### EC firmware
  18. Enter Lenovo's BIOS with __F1__ and check the embedded controller (EC) version to be
  19. __1.14__ and upgrade using [the latest bootable CD](https://support.lenovo.com/at/en/downloads/ds029188)
  20. if it isn't. The EC cannot be upgraded when coreboot is installed. (In case a newer
  21. version should ever be available (I doubt it), you could temporarily flash back your
  22. original Lenovo BIOS image)
  23. ### me_cleaner
  24. The Intel Management Engine resides on the 8MB chip. We don't need to touch it
  25. for coreboot-upgrades in the future, but while opening up the Thinkpad anyways,
  26. we can save it and run [ifdtool](https://github.com/coreboot/coreboot/tree/master/util/ifdtool)
  27. and [me_cleaner](https://github.com/corna/me_cleaner) on it:
  28. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -r ifdmegbe.rom
  29. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -r ifdmegbe2.rom
  30. diff ifdmegbe.rom ifdmegbe2.rom
  31. git clone https://github.com/corna/me_cleaner.git && cd me_cleaner
  32. ./me_cleaner.py -O ifdmegbe_meclean.rom ifdmegbe.rom
  33. ifdtool -u ifdmegbe_meclean.rom
  34. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E/MX25L3208E" -w ifdmegbe_meclean.rom.new
  35. ### save the 4MB chip
  36. (internally, memory of the two chips is mapped together, the 8MB being the lower
  37. part, but we can essientially ignore that)
  38. For the first time, we have to save the original image, just like we did with
  39. the 8MB chip above:
  40. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -r top1.rom
  41. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -r top2.rom
  42. diff top1.rom top2.rom
  43. ## Flashing the coreboot / SeaBIOS image
  44. When __upgrading__ to a new version, for example when a new [SeaBIOS](https://seabios.org/Releases)
  45. version is available, only this has to be done.
  46. Download the latest release image we provide here and flash it:
  47. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -w x230_coreboot_seabios_example_top.rom
  48. ## How to flash
  49. We flash externally, using a "Pomona 5250 8-pin SOIC test clip". You'll find
  50. one easily.
  51. We connect it to a Raspberry Pi 3, running [Raspbian](https://www.raspberrypi.org/downloads/raspbian/)
  52. and the following setup
  53. * in the SD Cards's `/boot/config.txt` file `enable_uart=1` and `dtparam=spi=on`
  54. * [For flashrom](https://www.flashrom.org/RaspberryPi) we put `spi_bcm2835` and `spidev` in /etc/modules
  55. * [Connect to a wifi](https://www.raspberrypi.org/documentation/configuration/wireless/wireless-cli.md)
  56. * install `flashrom`
  57. * connect the Clip to the Raspberry Pi 3:
  58. Edge of pi (furthest from you)
  59. L CS
  60. E |
  61. F +---------------------------------------------------------------------------------+
  62. T | x x x x x x x x x x x x x x x x x x x x |
  63. | x x x x x x x x x x x x x x x x x x x x |
  64. E +----------------------------------^---^---^---^-------------------------------^--+
  65. D | | | | |
  66. G 3.3V MOSIMISO| GND
  67. E (VCC) CLK
  68. Body of Pi (closest to you)
  69. and you X230:
  70. Screen (furthest from you)
  71. __
  72. MOSI 5 --| |-- 4 GND
  73. CLK 6 --| |-- 3 N/C
  74. N/C 7 --| |-- 2 MISO
  75. VCC 8 --|__|-- 1 CS
  76. Edge (closest to you)
  77. Now you should be able to run the above mentioned `flashrom` commands.
  78. ## How we build
  79. Everything necessary to build coreboot is included in this project and building
  80. coreboot is not hard at all. Please refer to [coreboot's own documentation](https://www.coreboot.org/Build_HOWTO).
  81. When building, testing and doing a release here, we always try to upload our
  82. result to coreboot's [board status project](https://www.coreboot.org/Supported_Motherboards).