You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

192 lines
8.9 KiB

6 years ago
  1. # coreboot-x230
  2. pre-built [coreboot](https://www.coreboot.org/) images and documentation on
  3. how to flash them for the
  4. [Thinkpad X230](https://pcsupport.lenovo.com/en/products/laptops-and-netbooks/thinkpad-x-series-laptops/thinkpad-x230).
  5. SeaBIOS is used as coreboot payload to be compatible with Windows and Linux
  6. systems.
  7. ## Latest build (config overview and version info)
  8. See our [releases](https://github.com/merge/coreboot-x230/releases)
  9. * Lenovo's proprietary VGA BIOS ROM is executed in "secure" mode
  10. ### coreboot
  11. * We simply take coreboot's current state in it's master branch at the time we build a release image.
  12. That's the preferred way to use coreboot. The git revision we use is always included in the release.
  13. ### Intel microcode
  14. * revision `1f` from 2018-02-07 (Intel package [20180312](https://downloadcenter.intel.com/download/27591) not yet in coreboot upstream) under [Intel's license](LICENSE.microcode)
  15. ### SeaBIOS
  16. * version [1.11.0](https://seabios.org/Releases#SeaBIOS_1.11.0) from 2017-11-10 (part of coreboot upstream)
  17. ## When do we do a release?
  18. Either when
  19. * There is a new SeaBIOS release,
  20. * There is a new Intel microcode release (for our CPU model),
  21. * There is a coreboot issue that affects us, or
  22. * We change the config
  23. ## TL;DR
  24. Download a released image, connect your hardware SPI flasher to the "upper"
  25. 4MB chip in your X230, and do
  26. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E" -w x230_coreboot_seabios_example_top.rom
  27. where `linux_spi:` is the example of using your SPI pins of, for example, a
  28. Raspberry Pi. A [Bus Pirate](http://dangerousprototypes.com/docs/Bus_Pirate) with
  29. `buspirate_spi` or others connected to the host directly should be fine too.
  30. ## Flashing for the first time
  31. ### flashrom chip config
  32. We use [flashrom](https://flashrom.org/) for flashing. Run `flashrom -p <your_hardware>`
  33. (for [example](#how-to-flash) `flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128` for the
  34. Raspberry Pi) to let flashrom detect the chip. It will probably list a few you need to choose
  35. from when flashing (by adding `-c "<chipname>"`). While there might be specific examples
  36. in the commands below, please review the chip model for your device. In case you are
  37. unsure what to specify, here's some examples we find out there:
  38. #### 4MB chip
  39. * `MX25L3206E` seems to mostly be in use
  40. #### 8MB chip
  41. * `MX25L3206E/MX25L3208E` is seen working with various X230 models.
  42. * `MX25L6406E/MX25L6408E` is used in [this guide](https://github.com/mfc/flashing-docs/blob/master/walkthrough%20for%20flashing%20heads%20on%20an%20x230.md#neutering-me)
  43. * `EN25QH64` is used sometimes
  44. ### EC firmware (optional)
  45. Enter Lenovo's BIOS with __F1__ and check the embedded controller (EC) version to be
  46. __1.14__ and upgrade using [the latest bootable CD](https://support.lenovo.com/at/en/downloads/ds029188)
  47. if it isn't. The EC cannot be upgraded when coreboot is installed. (In case a newer
  48. version should ever be available (I doubt it), you could temporarily flash back your
  49. original Lenovo BIOS image)
  50. ### me_cleaner (optional)
  51. The Intel Management Engine resides on the 8MB chip. We don't need to touch it
  52. for coreboot-upgrades in the future, but while opening up the Thinkpad anyways,
  53. we can save it and run [ifdtool](https://github.com/coreboot/coreboot/tree/master/util/ifdtool)
  54. and [me_cleaner](https://github.com/corna/me_cleaner) on it:
  55. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L6406E/MX25L6408E" -r ifdmegbe.rom
  56. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L6406E/MX25L6408E" -r ifdmegbe2.rom
  57. diff ifdmegbe.rom ifdmegbe2.rom
  58. git clone https://github.com/corna/me_cleaner.git && cd me_cleaner
  59. ./me_cleaner.py -S -O ifdmegbe_meclean.rom ifdmegbe.rom
  60. ifdtool -u ifdmegbe_meclean.rom
  61. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L6406E/MX25L6408E" -w ifdmegbe_meclean.rom.new
  62. ### save the 4MB chip
  63. (internally, memory of the two chips is mapped together, the 8MB being the lower
  64. part, but we can essientially ignore that)
  65. For the first time, we have to save the original image, just like we did with
  66. the 8MB chip. It's important to keep this image somewhere safe:
  67. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E" -r top1.rom
  68. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E" -r top2.rom
  69. diff top1.rom top2.rom
  70. ## Flashing the coreboot / SeaBIOS image
  71. When __upgrading__ to a new version, for example when a new [SeaBIOS](https://seabios.org/Releases)
  72. version is available, only the "upper" 4MB chip has to be written.
  73. Download the latest release image we provide here and flash it:
  74. flashrom -p linux_spi:dev=/dev/spidev0.0,spispeed=128 -c "MX25L3206E" -w x230_coreboot_seabios_example_top.rom
  75. ## How to flash
  76. We flash externally, using a "Pomona 5250 8-pin SOIC test clip". You'll find
  77. one easily. This is how the X230's SPI connection looks on both chips:
  78. Screen (furthest from you)
  79. __
  80. MOSI 5 --| |-- 4 GND
  81. CLK 6 --| |-- 3 N/C
  82. N/C 7 --| |-- 2 MISO
  83. VCC 8 --|__|-- 1 CS
  84. Edge (closest to you)
  85. ### Example: Raspberry Pi 3
  86. We run [Raspbian](https://www.raspberrypi.org/downloads/raspbian/)
  87. and have the following setup
  88. * [Serial connection](https://elinux.org/RPi_Serial_Connection) using a "USB to Serial" UART Adapter and picocom or minicom
  89. * Yes, in this case you need a second PC connected to the RPi over UART
  90. * in the SD Cards's `/boot/config.txt` file `enable_uart=1` and `dtparam=spi=on`
  91. * [For flashrom](https://www.flashrom.org/RaspberryPi) we put `spi_bcm2835` and `spidev` in /etc/modules
  92. * [Connect to a wifi](https://www.raspberrypi.org/documentation/configuration/wireless/wireless-cli.md) or to network over ethernet to install `flashrom`
  93. * only use the ...top.rom release file
  94. * connect the Clip to the Raspberry Pi 3:
  95. * use `linux_spi` as flashrom programmer name
  96. Edge of pi (furthest from you)
  97. (UART)
  98. L GND TX RX CS
  99. E | | | |
  100. F +---------------------------------------------------------------------------------+
  101. T | x x x x x x x x x x x x x x x x x x x x |
  102. | x x x x x x x x x x x x x x x x x x x x |
  103. E +----------------------------------^---^---^---^-------------------------------^--+
  104. D | | | | |
  105. G 3.3V MOSIMISO| GND
  106. E (VCC) CLK
  107. Body of Pi (closest to you)
  108. Now you should be able to copy the image over to your Rasperry Pi and run the
  109. mentioned `flashrom` commands. One way to copy, is convertig it to ascii using
  110. `uuencode` (part of Debian's sharutils package) described below. This is a very
  111. direct, shady and slow way to copy file. Another way is of course using a USB
  112. Stick or scp :) (but you need even more hardware or a network).
  113. (convert)
  114. host$ uuencode coreboot.rom coreboot.rom.ascii > coreboot.rom.ascii
  115. (transfer)
  116. rpi$ cat > coreboot.rom.ascii
  117. host$ pv coreboot.rom.ascii > /dev/ttyUSBX
  118. (wait)
  119. rpi$ (CTRL-D)
  120. (convert back)
  121. rpi$ uudecode -o coreboot.rom coreboot.rom.ascii
  122. (verify)
  123. host$ sha1sum coreboot.rom
  124. rpi$ sha1sum coreboot.rom
  125. ![Raspberry Pi at work](rpi_clip.jpg)
  126. ### Example: internal
  127. CAUTION: THIS IS NOT ENCOURAGED
  128. * You have to have your 8MB chip flashed externally after `ifdtool -u ifdmegbe.rom` before this, once
  129. * very convenient, but according to the [flashrom manpage](https://manpages.debian.org/stretch/flashrom/flashrom.8.en.html) this is very dangerous!
  130. * Boot Linux with the `iomem=relaxed` boot parameter (for example set in /etc/default/grub)
  131. * download a released 4MB "top" rom image
  132. * run `prepare_internal_flashing.sh` for generating all necessary files and instructions
  133. ## How we build
  134. * Everything necessary to build coreboot (while only the top 4MB are usable of course) is included here
  135. * The task of [building coreboot](https://www.coreboot.org/Build_HOWTO) is not too difficult
  136. * When doing a release here, we always try to upload to coreboot's [board status project](https://www.coreboot.org/Supported_Motherboards)
  137. * If we add out-of-tree patches, we always [post them for review](http://review.coreboot.org/) upstream
  138. ## Why does this work?
  139. On the X230, there are 2 physical "BIOS" chips. The "upper" 4MB
  140. one holds the actual bios we can generate using coreboot, and the "lower" 8MB
  141. one holds the rest that you can [modify yourself once](#flashing-for-the-first-time),
  142. if you like, but strictly speaking, you don't need to touch it at all. What's this "rest"?
  143. Mainly a tiny binary used by the Ethernet card and the Intel Management Engine.
  144. ## Alternatives
  145. * [Heads](https://github.com/osresearch/heads/releases) also releases pre-built
  146. flash images for the X230 - with __way__ more sophisticated functionality.